An Interconnect Insensitive Linear Time-Varying Driver Model for Static Timing Analysis

Chung-Kuan Tsai, Malgorzata Marek-Sadowska

San Jose, CA, USA(2005)

引用 4|浏览0
暂无评分
摘要
This paper presents a two-step, RC-interconnect insensitive linear time-varying (LTV) driver model for gate-level timing calculation.We show how to characterize a driver with the LTV model and how to apply that model in static timing analysis.With the LTV model, the delay error caused by the driver's nonlinearity is reduced significantly because the driver's linear- and saturation-region operations are characterized individually.Because both the linear- and saturation-region models are insensitive to interconnect loads, it is sufficient to use a small number of LTV models for a wide range of possible interconnect loads.Due to the same reason, the LTV model is robust, does not require iterations, and makes timing analysis fast.This method is fast and accurate compared to existing effective capacitance-based methods.Results compared with SPICE simulation demonstrate average 2.5% delay error and 4.4% slew error.
更多
查看译文
关键词
saturation-region model,driver model,rc-interconnect insensitive linear time-varying,delay error,saturation-region operation,static timing analysis,gate-level timing calculation,timing analysis,interconnect insensitive linear time-varying,ltv model,slew error,robustness,logic design,voltage,rc circuits,capacitance,logic circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要