A Behavioral Synthesis Tool For Exploiting Fine Grain Parallelism In Fpgas

IWDC '02 Proceedings of the 4th International Workshop on Distributed Computing, Mobile and Wireless Computing(2002)

引用 1|浏览0
暂无评分
摘要
This paper describes how fine grain parallelism can be exploited using a behavioral synthesis tool called AccelFPGA which reads in high-level descriptions of DSP applications written in MATLAB, and automatically generates synthesizable RTL models in VHDL or Verilog. The RTL models can be synthesized using commercial logic synthesis tools and place and route tools onto FPGAs. The paper describes how powerful directives are used to provide high-level architectural tradeoffs by exploiting fine grain parallelism, pipelining, memory mapping and tiling for the DSP designer. Experimental results are reported with the AccelFPGA version 1.4 compiler on a set of 8 MATLAB benchmarks that are mapped onto the Xilinx Virtex II FPGAs.
更多
查看译文
关键词
fine grain parallelism,AccelFPGA version,DSP application,DSP designer,MATLAB benchmarks,RTL model,Xilinx Virtex II FPGAs,behavioral synthesis tool,commercial logic synthesis tool,high-level architectural tradeoffs,Behavioral Synthesis Tool,Exploiting Fine Grain Parallelism
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要