Figures of merit to characterize the importance of on-chip inductance

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(1999)

引用 380|浏览0
暂无评分
摘要
A closed form solution for the output signal of a CMOS inverter driving an RLC transmission line is presented. This solution is based on the alpha power law for deep submicrometer technologies. Two figures of merit are presented that are useful for determining if a section of interconnect should be modeled as either an RLC or an RC impedance. The damping factor of a lumped RLC circuit is shown to be a useful figure of merit. The second useful figure of merit considered in this paper is the ratio of the rise time of the input signal at the driver of an interconnect line to the time of flight of the signals across the line. AS/X circuit simulations of an RLC transmission line and a five section RC II circuit based on a 0.25 µm IBM CMOS technology are used to quantify and determine the relative accuracy of an RC model. One primary result of this study is evidence demonstrating that a range for the length of the interconnect exists for which inductance effects are prominent. Furthermore, it is shown that under certain conditions, inductance effects are negligible despite the length of the section of interconnect.
更多
查看译文
关键词
on-chip,vlsi.,rc model,intercon- nect,on-chip inductance,rc impedance,useful criterion,inductance effect,closed form solution,cmos inverter,section rc ii circuit,transmission lines,x circuit simulation,inductance,high performance,rlc transmission line,rlc circuit,useful figure,index terms— cmos,power transmission lines,impedance,chip,power law,indexing terms,time of flight,figures of merit,damping factor,codec,mpeg4,transmission line,cmos integrated circuits,figure of merit,placement,damping,semiconductor device modeling,rlc circuits,cmos technology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要