Design Technology Co-Optimization for the DRAM Cell Structure With Contact Resistance Variation

IEEE TRANSACTIONS ON ELECTRON DEVICES(2024)

引用 0|浏览3
暂无评分
摘要
We present a dynamic random access memory (DRAM) design technology co-optimization (DTCO) methodology that allows the optimization of the DRAM cell structure in the presence of contact resistance variation, trap-assisted tunneling (TAT) leakage variation, and storage node capacitance variation. We showcase our methodology features and results by studying the optimization of a DRAM metal gate work function under the constraints of writeability, retention time (tRET) performance, and robustness to the row hammer effect. Our simulation results show that DRAM performance and its reliability are strongly affected by the contact resistance variations induced by random discrete dopants (RDDs) and can be maximized by means of DTCO-based engineering of contact area and doping concentrations. Our findings also highlight that focusing the optimization on leakage reduction can pay higher dividends than increasing storage node capacitance or improving writeability.
更多
查看译文
关键词
Contact resistance,design technology co-optimization (DTCO),dynamic random access memory (DRAM),nonequilibrium Green's function (NEGF),retention time (tRET),row hammer effect,technology computer-aided design (TCAD),trap-assisted tunneling (TAT) leakage,variability,write recovery time (tWR)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要