A 12-bit 5MS/s Synchronous SAR ADC With Comparator Using High Gain Pre-amplifier.

Youngwon Cho, Jaehun Jeong,Jinwook Burm

2023 20th International SoC Design Conference (ISOCC)(2023)

引用 0|浏览1
暂无评分
摘要
This paper proposes a design technique to address the challenges of using a 1V analog supply to achieve low-power operation in a SAR ADC circuit. Specifically, we focus on the design of the comparator circuit, which can be difficult due to reduced decision accuracy caused by noise and other factors. To overcome this issue, we suggest maximizing the gain of the preamplifier in the comparator circuit, which can improve decision accuracy and overall performance of the circuit. Importantly, this approach allows for less emphasis on the bandwidth of the circuit, making it more suitable for low-power applications. Simulation studies demonstrate the effectiveness of the proposed design technique in achieving high accuracy while maintaining low power consumption. This approach provides a valuable contribution to the field of analog circuit design for low-power SAR ADC applications.
更多
查看译文
关键词
SAR ADC,RC Hybrid DAC,Low Power Comparator,Noise
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要