A Second-Order DT Delta-Sigma Modulator with Noise-Shaping SAR Quantizer

2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC(2023)

引用 0|浏览2
暂无评分
摘要
This paper presents a second-order discrete-time (DT) delta-sigma (Delta Sigma) modulator. A fully passive noise-shaping (NS) successive-approximation-register (SAR) analog-to-digital converter (ADC) is employed to increase the noise shaping order without using an additional amplifier, while also performing quantization. The prototype ADC fabricated in a 28 nm CMOS process achieves a 101.1 dB dynamic range (DR) and 97.6 dB peak signal-to-noise and distortion ratio (SNDR) over a signal bandwidth of 500Hz with OSR of 512. The modulator occupies an active die area of 0.066mm(2), and its power consumption is 15.2 mu W at 1.0V supply voltage, resulting in a Schreier's figure of merit (FoM(s)) of 176.3 dB.
更多
查看译文
关键词
analog-to-digital converter (ADC),delta-sigma modulator,noise-shaping (NS),successive-approximation-register (SAR)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要