A Case Study on IEEE 1838 Compliant Multi-Die 3DIC DFT Implementation.

Anshuman Chandra, Moiz Khan, Ankita Patidar, Fumiaki Takashima,Sandeep Kumar Goel, Bharath Shankaranarayanan, Vuong Nguyen, Vistrita Tyagi, Manish Arora

2023 IEEE International Test Conference (ITC)(2023)

引用 0|浏览1
暂无评分
摘要
Chip-Iet based multi-die 3DIC design methodology is the paradigm shift in semiconductor manufacturing that enables scalable design integration for SysMoore era. Stacking multiple heterogeneous dies in a single stack opens chip design to a world of unexplored challenges. One such challenge is testing of the individual dies and the integrated complex stack to improve DPM. The IEEE 1838 standard defines 3DIC DFT architectures for individual dies and stack level test. In this paper we present a case study on an industrial design to leverage EDA tools and flows to implement IEEE 1838 compliant DFT architectures for full die and integrated stack.
更多
查看译文
关键词
3DIC DFT,Multi-die design,IEEE 1838,chiplet,SysMoore etc
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要