SET and SEU Hardened Clock Gating Cell

2023 38th Conference on Design of Circuits and Integrated Systems (DCIS)(2023)

引用 0|浏览2
暂无评分
摘要
Clock gating is a common approach for reduction of dynamic power consumption in digital designs. It is achieved by insertion of special clock gating cells in the circuit, enabling to switch off the clock signal to selected flip-flops. However, as the clock gating cell is composed of a latch and a logic gate, it may be affected by the Single Event Upsets (SEUs) and the Single Event Transients (SETs) in radiation environment such as space. Given that a single clock gating cell may be connected to many flip-flops, a fault in one clock gating cell may lead to the circuit or system malfunction. Therefore, solutions for SET and SEU mitigation in clock gating cells are necessary for rad-hard designs. This work introduces two clock gating cell designs based on the use of a delay element and a guard gate to filter input SETs, and triple modular redundancy (TMR) to mitigate SEUs. The TMR concept can also provide enhanced immunity to permanent errors. The proposed designs have been optimized to minimize the number of transistors and improve the SET robustness of internal nodes.
更多
查看译文
关键词
Clock gating cells,low power,radiation hardness,Single Event Transient (SET),Single Event Upset (SEU),soft error
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要