Evidence of trapping and electrothermal effects in vertical junctionless nanowire transistors

Y. Wang,C. Mukherjee,H. Rezgui, M. Deng, J. Mueller, S. Pelloquin,G. Larrieu,C. Maneux

SOLID-STATE ELECTRONICS(2024)

引用 0|浏览0
暂无评分
摘要
Understanding trap dynamics and formation of localized temperature hot-spots due to self-heating is crucial for the design optimization of emerging vertical junctionless nanowire transistors (VNWFET). This work investigates the operation of an 18 nm VNWFET technology, for the first time, leveraging pulsed current-voltage measurements. Results indicate increased trap activity as well as electrothermal effects with increasing pulse width. Multiphysics simulations are then used to provide a deeper insight into the nanoscale transport of the VNWFETs. We then incorporated these effects into the SPICE-compatible VNWFET compact model and further investigated the behaviors of trapping and electrothermal effects in basic logic circuits based on the compact model simulation.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要