MEC: An Open-source Fine-grained Mapping Equivalence Checking Tool for FPGA

Liwei Ni, Zonglin Yang,Jiaxi Zhang, Changhong Feng, Jianhua Liu,Guojie Luo,Huawei Li,Biwei Xie,Xingquan Li

2023 International Symposium of Electronics Design Automation (ISEDA)(2023)

引用 0|浏览0
暂无评分
摘要
Technology mapping is an essential step in EDA flow. However, the function of the circuit may be changed after technology mapping, and equivalence checking (EC) based verification is highly necessary. The traditional EC method has significant time and resource constraints, making it only feasible to carry out at a coarse-grained level. To make it efficient for technology mapping, we propose a fine-grained method called MEC, which leverages a combination of two approaches to significantly reduce the time cost of verification. The local block verification approach performs fast verification and the global graph cover approach guarantees correctness. The proposed method is rigorously tested and compared to three EC tools, and the results show that MEC technique offers a substantial improvement in speed. MEC not only offers a faster and more efficient way of performing EC on technology mapping but also opens up new opportunities for more fine-grained verification in the future.
更多
查看译文
关键词
Technology mapping,equivalence checking,Fine-grained,FPGA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要