A RISC-V System-on-Chip Based on Dual-core Isolation for Smart Grid Security

2022 IEEE 6th Conference on Energy Internet and Energy System Integration (EI2)(2022)

引用 0|浏览0
暂无评分
摘要
With the development of digital power grids, the large number but low security level of smart power terminals makes the grid easier to face safe risks. In such a context, based on the protection needs of grid terminals, a secure System-on-Chip(SoC) architecture based on the RISC-V processor is proposed, which features dual-core isolation according to the hardware isolation principle and a secure boot based on the chain of trust. A secure serial port is also provided for digital authentication. The implementation of the architecture on FPGA shows that the influence of secure elements on the transmission is minimal.
更多
查看译文
关键词
secure grid,Secure System-on-Chip,Dual-core Isolation,Trust Execution Environment
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要