High-Throughput Nanopore-FET Array Readout IC With 5-MHz Bandwidth and Background Offset/Drift Calibration

IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS(2023)

引用 0|浏览8
暂无评分
摘要
This paper presents a high-speed readout interface suitable for nanopore-FET (NPFET) sensor arrays, which are being explored for high-throughput DNA or protein sequencing applications. The readout interface utilises a novel architecture that can simultaneously perform recording and automatic background calibration to compensate for offset and drift of the individual NPFET threshold voltages, eliminating the need for a separate calibration step or an area-consuming DAC. A prototype readout IC has been manufactured in 0.18- $\mu$ m CMOS to validate the circuit concepts. It features 32 NPFET interface circuits multiplexed to 8 parallel analog outputs. Each individual channel achieves a bandwidth of 10 MHz. The prototype IC has been characterised experimentally, and the online calibration capability has been validated with liquid-gated FETs in a microfluidics setup.
更多
查看译文
关键词
Nanopore,NPFET,proteomics,calibration,DNA sequencing,current conveyor,transimpedance amplifier
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要