Experimental analysis of mismatch in electro-thermal device parameter within parallel connected SiC MOSFETs: Considerations for multi-chip power module design

2023 IEEE Workshop on Wide Bandgap Power Devices and Applications in Asia (WiPDA Asia)(2023)

引用 0|浏览3
暂无评分
摘要
This paper aims to investigate the current imbalance within parallel connected common-source configuration of SiC Power MOSFET switches using double pulse transient operation. Mismatches in electro-thermal parameters e.g., threshold voltage ($V_{th)}$ and uneven unintentional PCB parasitic inductances can result in uneven current sharing during the transient operation. The tests presented here were carried out using $3^{\mathrm{r}\mathrm{d}}$ generation 650 V, 49 A-45 m$\Omega$ discrete SiC power MOSFET devices connected in parallel which is representative of a mutli-chip power module architecture. Moreover, theoretical analysis presented here also demonstrates how parasitic inductances in different locations within the commutation loop will have different effects on transient current sharing.
更多
查看译文
关键词
SiC MOSFETs,common-source configuration,parallel connections,power module,parasitic inductance,electro-thermal device parameter,threshold voltage (Vth)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要