A Systematic Parasitic Capacitance Extraction Procedure for Three Level Neutral Point Clamped Inverter Modules

2023 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC(2023)

引用 1|浏览1
暂无评分
摘要
This paper develops a cost-effective and accurate procedure for parasitic capacitance extraction for three-level neutral-point-clamped (3L-NPC) inverter modules. Compared to traditional methods, which require full system measurements or open-module configuration to obtain the module parasitic capacitances, this paper simply estimate the parasitic capacitances from the ringing frequency of the common mode (CM) current in the proposed extended double pulse test (eDPT) setup. The proposed analytical method has been verified and compared with the traditional open-module measurement results. The extracted parasitic capacitances have also been used in the CM electromagnetic interference (EMI) model and show good accuracy in predicting the CM noise spectrum compared to the experimental results from a three-phase inverter-filter test bed.
更多
查看译文
关键词
3L-NPC,CM parasitic capacitance,EMI,SiC,module parasitic extraction,ringing frequency
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要