Design Guidelines to Reduce Parasitic Capacitance in Planar Inductors

Shaokang Luan,Stig Munk-Nielsen,Zhixing Yan, Jan Schupp, Bruce Wakelin, Magnus Hortans,Hongbo Zhao

2023 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC(2023)

引用 2|浏览4
暂无评分
摘要
Reduction of parasitic capacitance is essential for planar magnetics, like planar inductors, in high frequency applications to reduce displacement currents and capacitive losses. The parasitic capacitance in planar inductors has been studied by accurate physics-based analytical models. But state-of-the-art design guidelines to reduce parasitic capacitance are only derived for single stranded wire or litz wire inductors, which are not applicable for planar inductors because of different winding structure. Therefore, this paper proposes design guidelines to reduce parasitic capacitance in planar inductors. Firstly, physics-based analytical model of parasitic capacitance in planar inductor is built in detail. Then design guidelines are derived based on different independent variables in analytical model. In the end, the effectiveness of proposed design guidelines is verified by simulations and experimental tests.
更多
查看译文
关键词
parasitic capacitance, planar inductors, analytical model, FEM simulation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要