Enabling Next Generation 3D Heterogeneous Integration Architectures on Intel Process

A. Elsherbini, K. Jun, S. Liff, T. Talukdar, J. Bielefeld,W. Li, R. Vreeland, H. Niazi, B. Rawlings,T. Ajayi, N. Tsunoda, T. Hoff, C. Woods, G. Pasdast, S. Tiagaraj, E. Kabir, Y. Shi, W. Brezinski,R. Jordan, J. Ng,X. Brun, B. Krisnatreya, P. Liu, B. Zhang,Z. Qian, M. Goel, J. Swan, G. Yin, C. Pelto,J. Torres, P. Fischer

2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM(2022)

引用 4|浏览4
暂无评分
摘要
This paper discusses a new generation of heterogeneous integration architectures which we refer to as quasi-monolithic chips (QMC). QMC enables flexible out-of-order combinations of silicon process & packaging techniques to create flexible and ultra-high interconnect density 3D architectures to fit future computing & AI needs. We show the main structural elements of the architecture and its performance including up to 10X interconnect power reduction and density improvements. We also cover the main new process modules needed to enable QMC including high density back-end compatible hybrid bonding and ultra-thick oxide fill modules.
更多
查看译文
关键词
3d heterogeneous integration
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要