Design of Ferroelectric-Metal Field-Effect Transistor for Multi-Level-Cell 3D NAND Flash

2023 IEEE International Memory Workshop (IMW)(2023)

引用 0|浏览12
暂无评分
摘要
Ferroelectric-metal field-effect transistor (FeMFET) based three-dimensional NAND architecture (3D NAND) is investigated for multi-level cell (MLC) operation. The FeMFET with a gate-stack of metal-ferroelectric-metal-insulatorsemiconductor (MFMIS) is used for improving memory window to $1.60\mathrm{~V}$ and alleviating variability caused by ferroelectric phase variation for MLC operation. In addition, the read-out current is examined by increasing the vertical gate-stack from 256-layer to 512-layer using page buffer circuit for sensing operation. Leveraging TCAD modeling and SPICE simulation, we demonstrate that FeMFET-based 3D NAND can operate 512-layer with sufficient sense margin for MLC operation.
更多
查看译文
关键词
Ferroelectrics, 3D NAND, multi-level-cell, memory window, phase variation, page buffer
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要