Timing Regulation Scheme for RSFQ Circuit

IEEE Transactions on Applied Superconductivity(2023)

引用 0|浏览3
暂无评分
摘要
Rapid single-flux-quantum (RSFQ) circuit requires an accurate timing scheme to maintain correct function, especially under a very high clock frequency. However, the reported timing regulation schemes have issues, including the bias margin of the circuit being small and the bias margin decrement caused by imprecise timing constraints. This article proposes a new timing regulation scheme based on clock-follow-data clocking that can solve the problems. The scheme uses the unique structure of the RSFQ circuit to eliminate the impact caused by different timing libraries and extend the biasing margin. The simulation results of the XOR gate under various timing regulation schemes demonstrated that the proposed scheme could obtain the maximum static timing analysis (STA) bias margin. Also, the STA bias margin of the 4-b parallel arithmetic logic unit (ALU) designed using the timing regulation scheme proposed in this article was increased by 5%, the PSCAN2 bias margin was increased by 7.4%, and 36 ps reduced latency. The ALU fabricated using the “SIMIT Nb03” process was successfully measured with correct operation at low frequency. It showed this scheme could provide accurate timing constraints range and enhances circuit bias margin.
更多
查看译文
关键词
Arithmetic logic unit (ALU),bias margin,clock-follow-data,rapid single-flux-quantum (RSFQ),timing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要