XNOR-Bitcount Operation Exploiting Computing-In-Memory With STT-MRAMs

IEEE Transactions on Circuits and Systems II: Express Briefs(2023)

引用 6|浏览17
暂无评分
摘要
This brief presents an energy-efficient and high-performance XNOR-bitcount architecture exploiting the benefits of computing-in-memory (CiM) and unique properties of spin-transfer torque magnetic RAM (STT-MRAM) based on double-barrier magnetic tunnel junctions (DMTJs). Our work proposes hardware and algorithmic optimizations, benchmarked against a state-of-the-art CiM-based XNOR-bitcount design. Simulation results show that our hardware optimization reduces the storage requirement (–50%) for each XNOR-bitcount operation. The proposed algorithmic optimization improves execution time and energy consumption by about 30% (78%) and 26% (85%), respectively, for single (5 sequential) 9-bit XNOR-bitcount operations. As a case study, our solution is demonstrated for shape analysis using bit-quads.
更多
查看译文
关键词
Computing-in-memory,MAC,XNOR-bitcount,BNN,CNN,spin-transfer torque,STT-MRAM,DMTJ,bit-quad
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要