Intel Stratix 10 FPGA design for track reconstruction for the ATLAS experiment at the HL-LHC

A. Camplani, S. Dittmeier, A. Annovi, K. Axiotis,R. Beccherle, N. Biesuz, R. Brenner, S. Debieux, M. Ellert,P. Francavilla, P. Giannetti,K. Kordas, M. Martensson,P. Mastrandrea, C. Noulas, J. Oechsle,M. Piendibene, R. Poggi, A. Schoening, A. Sfyrla, C. L. Sotiropoulou, J. Steentoft, T. Tsiakiris,S. Xella, J. Zinsser

JOURNAL OF INSTRUMENTATION(2023)

引用 0|浏览17
暂无评分
摘要
The fast reconstruction of charged particle tracks with high efficiency and track quality is an essential part of the online data selection for the ATLAS experiment at the High Luminosity LHC. Dedicated custom designed hardware boards and software simulations have been developed to assess the feasibility of a Hardware Tracking Trigger (HTT) system. The Pattern Recognition Mezzanine (PRM), as part of the HTT system, has been designed to recognize track candidates in silicon detectors with Associative Memory ASICs and to select and reconstruct tracks using linearized algorithms implemented in an Intel Stratix 10 MX FPGA. The highly parallelized FPGA design makes extensive use of the integrated High-Bandwidth-Memory.In this paper, the FPGA design for the PRM board is presented. Its functionalities have been verified in both simulations and hardware tests on an Intel Stratix 10 MX development kit.
更多
查看译文
关键词
Online farms and online filtering,Pattern recognition,cluster finding,calibration and fitting methods,Trigger algorithms,Trigger concepts and systems (hardware and software)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要