Vertically Integrated Nanowires on Si Wafers and Into Circuits

IEEE Transactions on Magnetics(2023)

引用 0|浏览5
暂无评分
摘要
Vertically integrated copper (Cu) and nickel (Ni) nanowires (NWS) were fabricated on silicon using anodized aluminum oxide (AAO) thin film templates integrated onto silicon wafers. Both the AAO and NWs were mechanically robust and demonstrated to withstand further fabrication processes used for integrated circuits. The AAO pores were measured to be ~30 nm with size distributions narrowing from ±12 to ±6 nm after a second anodization. The NWs, therefore, had similar diameters and distributions inside these integrated AAO films. Magnetic hysteresis loops demonstrated the out-of-plane anisotropy of the vertically oriented Ni wires in the presence of pore outgrowth that had in-plane anisotropy. When used as vias and integrated with coplanar waveguides (CPWs), the Cu NWs had lower losses than standard vias above 60 GHz.
更多
查看译文
关键词
Fabrication process,magnetic hysteresis magnetic nanowire (NW),microwave integrated circuit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要