Design of Approximate Bilateral Filters for Image Denoising on FPGAs.

IEEE Access(2023)

引用 2|浏览4
暂无评分
摘要
This paper presents the hardware design of fast and low-cost denoising filters suitable to be exploited in the enabling technologies for Industry 5.0. A novel approximate computing strategy is introduced to reduce the computational complexity of the image denoising operation and to comply with real-time requirements. Firstly, it is demonstrated that the novel approximate approach can be helpfully exploited in the design of reconfigurable denoising filters able to reach image qualities as close as possible to the precise software counterparts. The reconfigurability leads to hardware architectures run-time adaptable to different levels of noise, whereas the adopted approximation strategy limits hardware resources and energy requirements. Quality tests, performed at various image and kernel sizes, and noise standard deviations, demonstrate that the approximate denoising approach presented here reaches PSNR and SSIM comparable with the precise denoise filtering. In comparison with state-of-the-art FPGA-based competitors, the novel filters reduce the resources requirements by up 70%, up higher, dissipate more than 45% lower power. When implemented within the XC7Z7020 FPGA device, a 5 x 5 filter designed as proposed here denoises 512 x 512 grayscale images using only 1689 LUTs, 2635 Flip-Flops and 32 DSPs. Moreover, it processes up to 926.8 frames per second, consumes just 63mW @ 244MHz and, with a noise standard deviation equal to 10, it achieves an average PSNR of similar to 33dB with an average SSIM of similar to 0.86.
更多
查看译文
关键词
Field programmable gate arrays,Noise reduction,Filtering,Image denoising,Computational complexity,Table lookup,Performance evaluation,Approximation methods,Approximate computing,bilateral filtering,FPGA-based designs,image denoising
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要