A 14-Gb/s PAM4 Reference-Less Half-Baud-Rate CDR.

ISCAS(2022)

引用 1|浏览5
暂无评分
摘要
This paper presents a 4-level pulse-amplitude modulation (PAM4) reference-less half-baud-rate clock and data recovery (CDR) incorporated with a frequency acquisition scheme to achieve 14-Gb/s data rate while extending locking range to +/-450-MHz. A combination of PAM4 data recovery units (DRUs) and integrators minimizes the clock generation and distribution overhead as well as eliminates additional front-end samplers for the edge detection. We introduce an elegant way to distill frequency information from random data without a reference clock. The proposed CDR is implemented in a 65-nm CMOS technology, consuming 30-mW that translates to 2.14 pJ/bit from a 1.2-V supply voltage, while achieving a sensitivity of 20-mV and RMS recovered clock jitter of 0.5-ps.
更多
查看译文
关键词
baud-rate, clock and data recovery (CDR), current integrator, frequency acquisition (FAQ), half-rate
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要