Low Power Explicit-Pulsed Single-Phase-Clocking Dual-edge-triggering Pulsed Latch Using Transmission Gate

2022 7th International Conference on Integrated Circuits and Microsystems (ICICM)(2022)

引用 0|浏览13
暂无评分
摘要
F1ip-flops/pulsed latches are one of the main contributors of power consumption in modern processors including GPU/AI processors. In this paper, a novel Low-Power Explicit-Pulsed Single-Phase-clock Dual-edge-triggering (LPP DET) Pulsed Latch using Transmission-gate is proposed. A novel XOR-based-circuit is used to detect input changes, create adaptive pulses, and eliminate redundant switching. In terms of power consumption, the LPP DET outperforms prior state-of-the-art DET, FS TSPC, by about 33.1% at 10% data switching activity and 1V in 45 nm technology using post-layout simulation.
更多
查看译文
关键词
dynamic power,dual edge triggering,flip-flop
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要