Potentials of a SiC Fan-out Wafer Level Package for High Power Application

2022 IEEE 9th Electronics System-Integration Technology Conference (ESTC)(2022)

引用 0|浏览2
暂无评分
摘要
This paper describes the research on the development of a SiC Fan-out Wafer level Package for high power application. Electronic Packaging for High Power devices needs to address high temperature capability and a low thermal resistance, as thermal power losses impact the reliability of power devices. These in contrast trend towards higher power densities and performances. A comparison between Fan-out Packages with two different Mold compounds and a SiC Wafer Level Package was performed using FEM Simulation. The simulation shows the high potential of the SiC Fan-out package. It is shown that the thermal resistance of the package is reduced by 72%. This allows to package power devices with much higher power losses compared to mold embedded devices (x3.5). Additionally, we propose a manufacturing process for this package using wafer level back-end processes. It uses deep etching of SiC with an electroplated metal mask, wafer bonding and laser release technologies. It also introduces a SiC nanoparticle filled adhesive to improve thermal conductivity of the bond adhesive. The performed experiments show that up to 37.5wt% SiC nanoparticles could be mixed into the adhesive and spincoated with a good homogeneity on the wafer.
更多
查看译文
关键词
SiC,Wide bandgap,Fan-out,Power Electronics,FEM,High Temperature
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要