A Three-Stage Amplifier With Cascode Miller Compensation and Buffered Asymmetric Dual Path for Driving Large Capacitive Loads

IEEE Transactions on Circuits and Systems II: Express Briefs(2022)

引用 0|浏览4
暂无评分
摘要
In this brief, we combine a buffered asymmetric dual-path structure with cascode Miller compensation to extend the unity-gain bandwidth of a three-stage amplifier while decreasing its power consumption. This design is implemented in a 65 nm CMOS technology with 0.0017 mm2 chip area and 6.62 ${\mu }\text{W}$ power consumption. Post-simulation results achieve ${>}100$ dB DC gain, 1.20 MHz UGB, and 0.391 V/ ${\mu }\text{s}$ SR with a 1.5 nF load capacitor.
更多
查看译文
关键词
Three-stage amplifier,energy efficiency,cascode Miller compensation,unity-gain bandwidth
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要