An op-amp for 12bit 1.25GS/s pipelined ADC with negative impedance compensation in 65nm CMOS

2022 IEEE 16th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)(2022)

引用 0|浏览3
暂无评分
摘要
This paper proposed an op-amp with negative impedance compensation for high speed and high resolution pipelined ADC. In the circuit implementation, a continuous-time common-mode feedback circuit base on source follower is used to ensure the reliability of the 2.5V power supply op-amp, and this circuit is also reused to achieve the negative impedance compensation to expand the bandwidth and increase the gain of the op-amp without additional circuit. Simulation results shows, the op-amp’s loop gain is about 70dB, and the loop bandwidth reaches 4GHz which meet the 12bit 1.25GS/s’ design indicators. Under the same current consumption, compared with the op-amp which without negative impedance compensation, the loop gain is increased by about 10dB, and the loop bandwidth is increased by about 300MHz.
更多
查看译文
关键词
negative impedance compensation,adc,12bit,op-amp
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要