Comprehending In-memory Computing Trends via Proper Benchmarking

2022 IEEE Custom Integrated Circuits Conference (CICC)(2022)

引用 7|浏览7
暂无评分
摘要
Since its inception in 2014 [1], the modern version of in-memory computing (IMC) has become an active area of research in integrated circuit design globally for realizing artificial intelligence and machine learning workloads. Since 2018, > 40 IMC-related papers have been published in top circuit design conferences demonstrating significant reductions (>20X) in energy over their digital counterparts especially at the bank-level. Today, bank-level IMC designs have matured but it is not clear what the limiting factors are. This lack of clarity is due to multiple reasons including: 1) the conceptual complexity of IMCs due to its full-stack (devices-to-systems) nature, 2) the presence of a fundamental energy-efficiency vs. compute SNR trade-off due to its analog computations, and 3) the statistical nature of machine learning workloads. The absence of a rigorous benchmarking methodology for IMCs - a problem facing machine learning ICs in general [2] - further obfuscates the underlying trade-offs. As a result, it has become difficult to evaluate the novelty of IMC-related ideas being proposed and therefore gauge the true progress in this exciting field.
更多
查看译文
关键词
SNR trade-off,artificial intelligence,integrated circuit design,In-memory Computing Trends,benchmarking methodology,machine learning workloads,statistical nature,analog computations,fundamental energy-efficiency,conceptual complexity,bank-level IMC designs,digital counterparts,circuit design conferences
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要