Security Analysis of Delay-Based Strong PUFs with Multiple Delay Lines

2022 IEEE International Symposium on Hardware Oriented Security and Trust (HOST)(2022)

引用 3|浏览3
暂无评分
摘要
Using a novel circuit design, we investigate if the modeling- resistance of delay-based, CMOS-compatible strong PUFs can be increased by the usage of multiple delay lines. Studying a circuit inspired by the Arbiter PUF, but using four instead of merely two delay lines, we obtain evidence showing that the usage of many delay lines does not significantly increase the security of the strong PUF circuit. Based on our findings, we suggest future research directions.
更多
查看译文
关键词
security analysis,multiple delay lines,circuit design,Arbiter PUF,delay-based strong PUF,CMOS-compatible strong PUF
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要