Slow-Envelope Shaping Function FPGA Implementation for 5G NR Envelope Tracking PA

2022 International Workshop on Integrated Nonlinear Microwave and Millimetre-Wave Circuits (INMMiC)(2022)

引用 1|浏览6
暂无评分
摘要
This paper focuses on the FPGA implementation of a slew-rate reduction (SR) shaping function for envelope tracking (ET) power amplifiers (PAs). The SR envelope has been proved effective to trade-off power efficiency and linearity in ET PA systems where the envelope tracking modulator (ETM) is bandwidth limited. However, the implementation issues need to be addressed when targeting high clock rates to cope with current 5G new radio wide-band signals. This paper shows the FPGA implementation of the SR envelope generation. We explore the use of high-level synthesis (HLS) for the SR envelope generation to evaluate the performance and resource usage of the hardware architecture. The HLS design is also compared with a hand-written hardware description language (HDL) version. An in-depth analysis shows strengths and limitations of the HLS design to meet the timing constraints when considering a throughput of 614.4 MSa/s.
更多
查看译文
关键词
FPGA,power amplifier linearization,high-level synthesis,envelope tracking,shaping function
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要