Single-Cycle MIPS Processor based on Configurable Approximate Adder

Amir E. Oghostinos,Kareem Moussa, Amr Elnaggar,Alaa AbdAlRhman,Ahmed Soltan

2022 11th International Conference on Modern Circuits and Systems Technologies (MOCAST)(2022)

引用 2|浏览0
暂无评分
摘要
Enhancing computer architecture performance is a significant concern for architecture designers and users. This paper presents a novel approach to computer architecture design by using an approximate adder with configurable accuracy in a single-cycle MIPS processor as a study case. Using approximate adders decreased the delay on the expense of the design area. Using approximate computing with the MIPS processor, the timing performance has been improved by 253.4% compared to the lookahead adder. It has been implemented and tested using System-Verilog.
更多
查看译文
关键词
Approximate computing,Computer architecture,Single-cycle MIPS processor,Adder,Performance
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要