Voltage Tuning for Reliable Computation in Emerging Resistive Memories

2022 IEEE 40th VLSI Test Symposium (VTS)(2022)

引用 4|浏览6
暂无评分
摘要
Emerging non-volatile memories facilitate the Computation in Memory (CiM) paradigm. Performing operations with the concept of CiM plays a crucial role in the efficiency improvement of data-intensive applications. Resistive switching RAM (ReRAM) and Spin Transfer Torque Magnetic RAM (STT-MRAM) are promising candidates for the CiM implementation. Reliable CiM implementation with these resistive non-volatile memories (memristive devices) is challenging and error-prone since the manufacturing process of both the memristive components and the CMOS components are susceptible to the temperature- and voltage-dependent variation. Moreover, the small distance between the distinct resistive levels of the STT-MRAM, and time-dependent resistance drift in ReRAM, exacerbates the reliability of CiM implementations. In this paper, we perform a detailed study on the impact of the temperature and voltage biasing on the variation in both the STT-MRAM and ReRAM technologies as well as propose a voltage tuning scheme to significantly improve the sensing reliability of CiM implementations based on these technologies. We also investigate the impact of our proposed voltage tuning scheme on the power consumption and performance of the CiM circuitry.
更多
查看译文
关键词
efficiency improvement,data-intensive applications,Spin Transfer Torque Magnetic RAM,STT-MRAM,reliable CiM implementation,resistive nonvolatile memories,memristive devices,memristive components,voltage-dependent variation,distinct resistive levels,time-dependent resistance drift,voltage biasing,ReRAM technologies,sensing reliability,voltage tuning scheme,CiM circuitry,resistive memories,emerging nonvolatile memories,Memory paradigm,performing operations
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要