Bottom Dielectric Isolation to Suppress Sub-Fin Parasitic Channel of Vertically-Stacked Horizontal Gate-All-Around Si Nanosheets Devices

2022 China Semiconductor Technology International Conference (CSTIC)(2022)

引用 2|浏览7
暂无评分
摘要
In this paper, to suppress the parasitic channel of sub-fin in vertically stacked gate-all-around (GAA) Si nanosheet FETs (NSFETs), the bottom dielectric isolation (BDI) was designed and simulated using TCAD simulation. The results show that the sub-threshold characteristics of the n-type NSFETs are improved by the BDI approach, and the gate capacitance is reduced by 16.98% compared with that of the NSFETs with sub-fin. In addition, the BDI technology can increase the process and electrical stability of the NSFETs.
更多
查看译文
关键词
Nanosheet FETs (NSFETs),TCAD simulation,sub-fin,bottom dielectric isolation (BDI)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要