Reconfigurable Field Effect Transistors Design Solutions for Delay-Invariant Logic Gates

IEEE Embedded Systems Letters(2022)

引用 14|浏览1
暂无评分
摘要
Reconfigurable field effect transistors (RFETs) are an emerging technology platform that offers the possibility to merge ${n}$ -type and ${p}$ -type functionalities in a single device. From the circuit perspective, this feature enables layout camouflaged designs by realizing polymorphic logic gates with dynamically reconfigurable functions. In this work, mixed-mode simulations employing a technology computer-aided design (TCAD) model of RFETs with three gates are presented. Three different designs for reconfigurable NAND/NOR logic gates are analyzed in order to optimize the equalization of both operational modes delay traces. Moreover, work function fluctuations arising from process variations are considered to prove that their inevitable presence can be exploited to further increase the level of obfuscation between those modes. Statistical analysis of the results from 100 simulated devices shows effective overlapping of the distribution of the delays extracted at half the value of the drain voltage. Together with a good resilience against supply voltage variations in fault induction attacks schemes, these results suggest how this emerging technology can grow up and evolve to play an interesting role in the field of hardware security.
更多
查看译文
关键词
Hardware security,process variations,reconfigurable field effect transistors (RFETs),side-channel attacks,timing attacks
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要