Track and Hold Amplifier Investigation for 100-GHz Bandwidth, 200-GS/s ADC Front Ends

IEEE Solid-State Circuits Letters(2022)

引用 2|浏览5
暂无评分
摘要
We report on the track and hold amplifier (THA) topology choice and design details of a $4\times $ time-interleaved 200-GS/s SiGe BiCMOS ADC front end with a measured SNDR > 25 dB up to 63 GHz, and with a large signal bandwidth of 58 GHz when subsampling at 5 GS/s. We show that by replacing the current-mode-logic (CML) MOS switch with a quasi-CML switch and increasing the tail current, a THA with a measured small-signal bandwidth of 101 GHz is obtained in the same 55-nm SiGe BiCMOS technology. The ADC front end bandwidth could thus be further improved at the same sampling rate.
更多
查看译文
关键词
ADC front end,current-mode-logic (CML) switch,mm-wave,quadrature phase generation,quasi-CML switch,sample and hold,SiGe BiCMOS,track and hold amplifier (THA)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要