Reduced Resolution Redundancy: A Novel Approximate Error Mitigation Technique

IEEE ACCESS(2022)

引用 1|浏览3
暂无评分
摘要
Error mitigation techniques, such as Triple Modular Redundancy, introduce very large overheads. To alleviate this overhead, approximate techniques can be used. In this work we propose a novel approximate error mitigation technique based on using redundant circuits with lower resolution. As a representative case study, the approach is demonstrated for a Fast Fourier Transform, for which an optimized architecture is proposed. The approach is validated through fault injection. Experimental results show that Reduced Resolution Redundancy can significantly reduce the overhead and achieve an excellent error mitigation performance and a low sensitivity to uncorrectable errors.
更多
查看译文
关键词
Redundancy, Image resolution, Hardware, Fast Fourier transforms, Computer architecture, Logic circuits, Licenses, Fault tolerance, triple modular redundancy, fast Fourier transform, FPGA, approximate computing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要