A Low Latency Parallel Bus Interface for High-Speed multi-FPGA RT-Simulations

2021 IEEE Electric Ship Technologies Symposium (ESTS)(2021)

引用 0|浏览1
暂无评分
摘要
In this paper we present a low latency interface for high-speed multi-FPGA real time simulation. The interface developed is based on a parallel bus structure and has been implemented using two Virtex Ultrascale-plus devices. The operation of the interface is -at first- evaluated using a linear feedback shift register to compare numerical values exchanged over the bus. We then proceed providing an example of how the interface is used for the simulation of a power electronics system - composed of two dual active bridge converters- using a time step of 70 ns. The results of the decoupled simulation are verified against the one of a monolithic solution running on a single FPGA.
更多
查看译文
关键词
Communication systems,Low latency communication,Field Programmable Gate Arrays (FPGAs),parallel algorithms,Real-Time (RT) systems
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要