Pulsar: A Superconducting Delay-Line Memory

arxiv(2022)

引用 0|浏览6
暂无评分
摘要
Logic and fabrication advancements have renewed interest in superconductor electronics for energy-efficient computing and quantum control processors. One of the most challenging obstacles ahead is the lack of a scalable superconducting memory technology. Here, we present a superconducting delay line memory based on Passive Transmission Lines built with high kinetic inductors. The developed memory system is fully superconducting; operates at speeds ranging from 20~GHz to 100~GHz with $\pm$24\% and $\pm$13\% bias margins, respectively; and exhibits data densities in the 10s of Mbit/cm$^2$ with the MIT Lincoln Laboratory SC2 fabrication process. Moreover, its circulating nature allows the miniaturization of control circuitry, the elimination of data splitting and merging, and the inexpensive implementation of both sequential-access and content-addressable memories. Further advancements to high kinetic inductor fabrication processes indicate even greater data densities of 100s of Mbit/cm$^2$ and beyond.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要