Versa: A 36-Core Systolic Multiprocessor With Dynamically Reconfigurable Interconnect and Memory

IEEE Journal of Solid-State Circuits(2022)

引用 5|浏览43
暂无评分
摘要
We present Versa, an energy-efficient 36-core systolic multiprocessor with dynamically reconfigurable interconnects and memory. Versa leverages reconfigurable functional units and systolic-enhanced ARM cores to adapt for different algorithm characteristics, providing optimized bandwidth, access latency, and data reuse. Hardware support for crucial thread-synchronization operations enables a tree-based algorithm with 6.5 $\times $ improvement in synchronization latency. Measured on a diverse set of compute kernels, Versa’s design features culminate in median energy-efficiency improvements of 37.2 $\times $ and 11.6 $\times $ over mobile CPU and GPU baselines, respectively.
更多
查看译文
关键词
Accelerators,data movement,data reuse,energy efficiency,interconnect,multicore architecture,on-chip memory,programmability,reconfiguration,systolic arrays
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要