Design and measurements of test element group wafer thinned to 10 /spl mu/m for 3D system in package

Akihiro Ikeda, T. Kuwata, Satoru Kajiwara, Tsuyoshi Fujimura, Hisao Kuriyaki,Reiji Hattori,Hiroshi Ogi,Kiyoshi Hamaguchi,Yukinori Kuroki

international conference on microelectronic test structures(2004)

引用 0|浏览0
暂无评分
摘要
We designed and measured test element group wafers thinned to 10 /spl mu/m for 3D system in package. The n-well p-Si diodes in 10 /spl mu/m thick wafer showed increasing of the reverse saturation current in comparison to the currents in 20 /spl mu/m, 30 /spl mu/m or 640 /spl mu/m thick wafer. While the pMOSFETs and nMOSFETs in 10 /spl mu/m thick wafer showed no degradation of mobility, sub-threshold swing and threshold voltage. Defects might be induced by mechanical stress during wafer back grinding process near wafer back side, within a few micron-meters from the wafer back surface.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要