An 80nm 4Gb/s/pin 32b 512Mb GDDR4 Graphics DRAM with Low-Power and Low-Noise Data-Bus Inversion

international solid-state circuits conference(2007)

引用 37|浏览4
暂无评分
摘要
A 4Gb/s/pin 32b parallel 512Mb GDDR4 SDRAM is implemented in an 80nm DRAM process. It employs a data-bus inversion coding scheme with an analog majority voter insensitive to mismatch, which reduces peak-to-peak jitter by 21 ps and voltage fluctuation by 68mV. A dual duty-cycle corrector is proposed to average duty error, and tuning is added to the auto-calibration of driver and termination impedance.
更多
查看译文
关键词
DRAM chips,calibration,jitter,low-power electronics,system buses,21 ps,32 bit,512 Mbit,68 mV,80 nm,GDDR4 graphics DRAM,auto-calibration,data-bus inversion coding scheme,driver impedance,dual duty-cycle corrector,low-noise data-bus inversion,low-power electronics,peak-to-peak jitter,termination impedance,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要