Human- and Machine-Readable Requirements Formulation for Lab Verification Automation

2021 28TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (IEEE ICECS 2021)(2021)

引用 1|浏览0
暂无评分
摘要
Y The increasing complexity of modern smart power devices leads to a rise of functional requirements. To improve the productivity within the lab verification flow, requirements may be formalized with property specification language (PSL). Currently the formalization is executed manually, which is time consuming, scales badly for complex circuits and is prone to errors. Therefore, an approach is needed that enables a quick formalization and subsequent automated verification of requirements. The proposed methodology allows to formalize functional requirements in human and machine-readable fashion, based on a SysML behavioural description. It provides semi-formalization instead of formalization, which makes the description more human readable and easier to debug. Complex stimuli are automatically generated to traverse through the state machine into a target state, to check if a specific requirement, asserted onto the measurements, is satisfied. In a case study of a midcomplexity smart power device, 94% of the total requirements are formalized and are automatically verified in the lab. This leads to a drastic reduction in verification time.
更多
查看译文
关键词
post-silicon verification, analog assertion, state machine, sysml, requirement formalization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要