Energy-efficient charge sharing-based 8T2C SRAM in-memory accelerator for binary neural networks in 28nm CMOS

2021 IEEE Asian Solid-State Circuits Conference (A-SSCC)(2021)

引用 2|浏览8
暂无评分
摘要
We present an 8-transistor and 2-capacitor (8T2C) SRAM cell-based in-memory hardware for Binary Neural Network (BNN) computation. The proposed design accumulates multiplication results using a DRAM-like charge sharing operation, which makes it more tolerant to process variations and avoiding issues that hinder low voltage operations of conventional SRAM-CIM designs. Measurement results show that a...
更多
查看译文
关键词
Low voltage,Conferences,Neural networks,Random access memory,Energy measurement,Hardware,Energy efficiency
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要