Background flash offset calibration in continuous-time delta-sigma ADCS

user-5d4bc4a8530c70a9b361c870(2017)

引用 7|浏览1
暂无评分
摘要
Analog-to-digital converters (ADCs) can be used inside ADC architectures, such as delta-sigma ADCs. The error in such internal ADCs can degrade performance. To calibrate the errors in an internal ADC, comparator offsets of the internal ADC can be estimated by computing a mean of each comparator of the internal ADC. Relative differences in the computed means serves as estimates for comparator offsets. If signal paths in the internal ADC are shuffled, the estimation of comparator offsets can be performed in the background without interrupting normal operation. Shuffling of signal paths may introduce systematic measurement errors, which can be measured and reversed to improve the estimation of comparator offsets.
更多
查看译文
关键词
Comparator,Delta-sigma modulation,Signal,Converters,Flash (photography),Electronic engineering,Shuffling,Computer science,Offset calibration,Systematic measurement
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要