Track Height Reduction For Standard-Cell In Below 5nm Node: How Low Can You Go?

DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XII(2018)

引用 2|浏览2
暂无评分
摘要
The targeted 5nm and below technology node at IMEC has been defined by poly pitch 42nm and metal pitch 21nm. Compared to the previous node the CPP [1] remains the same and only the metal pitch is scaled down, which implies that direct pitch scaling will not lead to the most optimum scaling. Therefore, Standard Cell (SDC) track height reduction is a knob that can be used to achieve advances in the scaling of the technology to preserve Moore's law. Here we present some of the options for the standard cell design that may enable this advance technology node and will require scaling boosters as Design-Technology co-optimization (DTCO).
更多
查看译文
关键词
Standard Cell Design, Track height reduction, Scaling using DTCO, Advance technology node, Tight metal pitch, Multi-level middle of line, Scaling boosters, FinFET, Nanosheet, Mid-track handshake
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要