Dtco Acceleration To Fight Scaling Stagnation

Lars Liebmann, Daniel Chanemougame, Peter Churchill,Jonathan Cobb,Chia-Tung Ho,Victor Moroz, Jeffrey Smith

DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XIV(2021)

引用 7|浏览0
暂无评分
摘要
An efficient Pathfinding DTCO analysis flow which allows rapid block-level power, performance, and area (PPA) characterization is presented. To optimize this flow for the exploration of innovative technology-architecture definitions, i.e. new devices and their integration into functional logic cells, the time consuming task of generating and validating a process design kit (PDK) for each technology definition is eliminated by taking advantage of automated standard cell generation and direct emulation-based parasitic extraction. Further efficiency gains are obtained through a customized flow that allows a large number of place and route ( PnR) experiments to be executed automatically. The efficiency of the presented Pathfinding DTCO flow is demonstrated in experiments quantifying block-level PPA changes in different implementations of finFET and CFET devices.
更多
查看译文
关键词
Pathfinding DTCO, technology-architecture definition, standard cell auto-generation, emulation-based extraction, timing characterization, synthesis place and route
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要