Review of STT-MRAM circuit design strategies, and a 40-nm 1T-1MTJ 128Mb STT-MRAM design practice

2020 IEEE 31st Magnetic Recording Conference (TMRC)(2020)

引用 2|浏览9
暂无评分
摘要
STT-MRAM is now an essential component for future low power consumption electronics. Recently, a number of STT-MRAM developments have been successively disclosed by major LSI vendors [1] -[9], and some of them announced that risk mass-production of STT-MRAM had started. This invited paper reviews, in this opportunity, STT-MRAM circuit design strategies, which cover memory cell design, sense amplifier (S/A) and reference generator (Refgen), and array architecture. Furthermore, as one example of STT-MRAM design, a 128Mb STT-MRAM chip using 40-nm standard CMOS and 3X-nm MTJ technology will be presented [10].
更多
查看译文
关键词
STT-MRAM circuit design strategies,40-nm 1T-1MTJ 128Mb STT-MRAM design practice,low power consumption electronics,STT-MRAM developments,memory cell design,128Mb STT-MRAM chip,sense amplifier,reference generator,Refgen,array architecture,40-nm standard CMOS,3X-nm MTJ technology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要