Microarchitecture-aware Fault Models: Experimental Evidence and Cross-Layer Inference Methodology

2021 16th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS)(2021)

引用 2|浏览3
暂无评分
摘要
Fault injection attacks are considered one of the major threats to cyber-physical systems. The increasing complexity of embedded microprocessors involves complicated behaviours in presence of such attacks. Realistic fault models are required to study code vulnerabilities and be able to protect digital systems from these attacks. However, inferring fault models using only limited observations of faulty microprocessors is difficult. In this article, we present experiments that show the difficulty of characterizing and modelling the fault injection effects. From there, we propose a complete approach for fault analysis to build proper fault models at different system levels, which will help in designing suitable countermeasures at reasonable cost.
更多
查看译文
关键词
fault injection,software,RTL,hardware,microarchitecture
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要