An FPGA-based High-Throughput Packet Classification Architecture Supporting Dynamic Updates for Large-Scale Rule Sets

IEEE CONFERENCE ON COMPUTER COMMUNICATIONS WORKSHOPS (IEEE INFOCOM WKSHPS 2021)(2021)

引用 2|浏览14
暂无评分
摘要
A high-performance packet classification architecture based on FPGA supporting large-scale rule sets up to 100k is proposed in this poster. It supports fast dynamic rule update and tree reconstruction. The update throughput is comparable to that of classification. An efficient data structure set for decision tree is constructed to convert tree traversal to addressing process. Different levels of parallelism are fully explored with multi-core, multi-search-engine and coarse-grained pipeline. It achieves a peak throughput of more than 1000 MPPS for 10k and 1k rule set for both classification and update.
更多
查看译文
关键词
large-scale rule sets,fast dynamic rule update,tree reconstruction,update throughput,high-performance packet classification architecture,FPGA-based high-throughput packet classification architecture,efficient data structure set,decision tree,addressing process,multicore multisearch-engine,coarse-grained pipeline,dynamic updates,temperature 100.0 K,temperature 10.0 K,temperature 1.0 K
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要