Technology Lookup Table based Default Timing Assertions for Hierarchical Timing Closure.

Ravi Ledalla,Debjit Sinha, Adil Bhanji,Chaobo Li, Gregory Schaeffer, Hemlata Gupta, Jennifer Basile

DATE(2021)

引用 1|浏览9
暂无评分
摘要
This paper presents an approach to dynamically generating representative external driving cell and external wire parasitic assertions for the ports of sub-blocks of a hierarchical design. The assertions are based on a technology lookup table and use attributes of the port and the hierarchical wire connected to the port as keys. A concept of reverse timing calculation at the input of the driving cell is described that facilitates the approach to drive efficient timing optimization of boundary paths of design sub-blocks. Experimental results in an industrial timing environment demonstrate significantly improved timing optimization accuracy when compared to prior work.
更多
查看译文
关键词
Timing analysis,assertions,hierarchical timing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要